# Project 27: Unsigned Binary Multiplier

A Comprehensive Study of Advanced Digital Circuits

By: Gati Goyal ,Abhishek Sharma, Nikunj Agrawal, Ayush Jain

Created By Leath Milha

## Contents

| 1         | Introduction                                                                      | 3                          |
|-----------|-----------------------------------------------------------------------------------|----------------------------|
| 2         | Background                                                                        | 3                          |
| 3         | Structure and Operation3.1 Key Components3.2 Operation Steps3.3 Example           | 3<br>4<br>4<br>4           |
| 4         | Implementation in SystemVerilog                                                   | 5                          |
| 5         | Test Bench                                                                        | 5                          |
| 6         | Simulation Results                                                                | 6                          |
| 7         | Schematic                                                                         | 6                          |
| 8         | Synthesis Design                                                                  | 7                          |
| 9         | Advantages and Disadvantages 9.1 Advantages                                       | 7<br>7<br>7                |
| <b>10</b> | O Conclusion                                                                      | 8                          |
| 11        | Frequently Asked Questions (FAQs)  11.1 1. What is an Unsigned Binary Multiplier? | 8<br>8<br>8<br>8<br>8<br>8 |

#### 1 Introduction

The **Unsigned Binary Multiplier** The Unsigned Binary Multiplier is a fundamental component in digital systems, playing a critical role in various computational tasks, including arithmetic operations, digital signal processing, and microprocessor designs. As the demand for high-speed and efficient processing continues to grow in modern applications, the implementation of effective multiplication techniques becomes essential.

In binary multiplication, two unsigned binary numbers are combined to produce their product, which is also represented in binary form. Unlike decimal multiplication, where one may rely on long multiplication techniques, binary multiplication can be efficiently executed using logical operations. This project aims to design and implement a simple yet effective unsigned binary multiplier using SystemVerilog, focusing on both clarity and performance.

The architecture of the multiplier leverages combinational logic to perform multiplication through the generation of partial products and their subsequent accumulation. This design approach ensures that the multiplication operation is carried out in a single clock cycle, optimizing speed and resource utilization.

This documentation presents a comprehensive overview of the Unsigned Binary Multiplier, including its structure, operational principles, and performance evaluation through simulation. By exploring the implementation details and conducting thorough testing, this project seeks to demonstrate the efficacy of the unsigned binary multiplier in digital circuit design.

## 2 Background

Binary multiplication is a core operation in digital arithmetic, essential for various computing applications ranging from simple calculators to complex processors and digital signal processors (DSPs). In digital systems, numbers are typically represented in binary form, making the understanding of binary arithmetic crucial for effective computation.

The process of multiplying binary numbers can be likened to the manual multiplication method used in decimal systems, where each digit of one number is multiplied by the entire other number, and the results are accumulated. However, in binary systems, this method is simplified through the use of logical operations, particularly the AND operation for generating partial products and shifts for aligning these products based on their respective bit positions.

In digital circuits, the traditional approach to multiplication is often realized through the shift-and-add algorithm, where each bit of one operand is examined, and if it is set (i.e., equal to 1), the other operand is added to the result, shifted left according to its position. This method is efficient for small bit-width multipliers but can become less practical as operand sizes increase.

The Unsigned Binary Multiplier specifically operates on non-negative integers, avoiding the complications associated with signed arithmetic. This simplification allows for a more straightforward implementation and is often preferred in applications where negative values are not required.

Various multiplier architectures exist, including combinational multipliers, sequential multipliers, and more advanced techniques like Booth's algorithm and Wallace trees. Each of these methods has its own advantages and trade-offs in terms of speed, area, and power consumption. The design of this project focuses on a straightforward combinational multiplier, allowing for quick and efficient multiplication while maintaining simplicity and clarity in the design process.

As digital systems continue to evolve and the need for efficient processing increases, understanding and implementing effective multiplication techniques like the Unsigned Binary Multiplier remains vital in the realm of digital circuit design.

## 3 Structure and Operation

The Unsigned Binary Multiplier is designed to efficiently perform multiplication of two unsigned binary numbers. The architecture comprises several key components that work together to produce the final product. Below, we detail these components and the overall operation of the multiplier.

#### 3.1 Key Components

- Input Ports:
  - A: A 4-bit unsigned binary input representing the first multiplicand.
  - B: A 4-bit unsigned binary input representing the second multiplicand.
- Partial Product Generation: Each bit of the input B is ANDed with the entire input A. This process generates multiple partial products corresponding to each bit of B:
  - For each bit  $b_i$  of B:
    - \* If  $b_i = 1$ , the partial product is A shifted left by i positions.
    - \* If  $b_i = 0$ , the partial product is simply 0.
- Addition Logic: The generated partial products are accumulated using binary addition. This can be accomplished through a series of full adders or via a dedicated adder structure. The addition process aligns the partial products based on their respective bit positions.
- Output Port:
  - **Product**: An 8-bit output representing the final result of the multiplication, encompassing the possible range of values from 0 to  $15 \times 15 = 225$  (for 4-bit inputs).

#### 3.2 Operation Steps

The operation of the Unsigned Binary Multiplier can be summarized in the following steps:

- 1. **Initialization**: Set the inputs A and B to the desired values. The multiplier is initialized to zero.
- 2. Partial Product Generation: For each bit of B:
  - If the bit is set (1), generate a partial product by ANDing A with the bit and shifting it left according to its position.
  - Store the generated partial products.
- 3. Accumulation of Partial Products: Use an adder to sum all the generated partial products. This results in the final product, which is computed in binary form.
- 4. Output: The calculated product is sent to the output port, ready for further processing or display.

#### 3.3 Example

For instance, if A=3 (binary '0011') and B=2 (binary '0010'), the multiplication would proceed as follows:

- Generate partial products:
  - $-b_0 = 0 \rightarrow \text{Partial Product } 0$
  - $-b_1 = 1 \rightarrow \text{Partial Product } A \text{ (i.e., '0011')}, \text{ shifted left by } 1 \rightarrow \text{'0110'}$
- Add the partial products:
  - -0 + 0110 = 0110 (which is 6 in decimal)

The final product Product is '00000110', confirming that  $3 \times 2 = 6$ .

This structure ensures that the Unsigned Binary Multiplier operates efficiently and effectively, making it a fundamental building block for arithmetic operations in digital systems.

### 4 Implementation in SystemVerilog

The following RTL code implements the Unsigned Binary Multiplier in SystemVerilog:

Listing 1: Unsigned Binary Multiplier

```
module unsigned_multiplier (
   input logic [7:0] a,
   input logic [7:0] b,
   output logic [15:0] product
  );

always_comb begin
   product = a * b;
  end
end
end
end
end
end
end
end
```

#### 5 Test Bench

The following test bench verifies the functionality of the Unsigned Binary Multiplier:

Listing 2: Unsigned Binary Multiplier Testbench

```
2 module tb_unsigned_multiplier;
     logic [7:0] a;
      logic [7:0] b;
      logic [15:0] product;
     unsigned_multiplier uut (
          .a(a),
9
          .b(b),
          .product(product)
      );
12
13
      initial begin
          $monitor("Time: %0t | a: %0d | b: %0d | product: %0d", $time,
              a, b, product);
         a = 8'd3; b = 8'd5; #10;
18
          a = 8'd10; b = 8'd20; #10;
19
          a = 8'd255; b = 8'd255; #10;
          a = 8'd0; b = 8'd10; #10;
          a = 8'd7; b = 8'd8; #10;
         $finish;
      end
27 endmodule
```



Figure 1: Simulation results of Unsigned Binary Multiplier

## 6 Simulation Results

## 7 Schematic



RTL\_MULT

Figure 2: Schematic of Unsigned Binary Multiplier



Figure 3: Synthesis of Unsigned Binary Multiplier

## 8 Synthesis Design

## 9 Advantages and Disadvantages

#### 9.1 Advantages

- Simplicity of Design: The Unsigned Binary Multiplier employs a straightforward structure that is easy to understand and implement, making it accessible for educational purposes and prototyping.
- Efficiency in Area Usage: This multiplier design typically requires less area on a chip compared to more complex multiplier architectures, which is beneficial in resource-constrained environments.
- Fast Computation for Small Bit-widths: For small bit-width inputs, the shift-and-add method used in this multiplier can provide rapid computation, making it suitable for applications with limited data sizes.
- Predictable Performance: The performance of the multiplier can be easily analyzed, as the time complexity is directly related to the number of bits being multiplied, resulting in a clear understanding of propagation delays.

### 9.2 Disadvantages

- Limited Scalability: While effective for small bit-widths, this design can become inefficient and slower as the bit-width increases, leading to longer computation times due to increased partial products.
- Power Consumption: The addition of multiple partial products can lead to higher power consumption, particularly in larger multipliers where numerous bits are being processed.
- Increased Delay for Larger Inputs: As the bit-width increases, the time taken for accumulation can significantly increase, resulting in longer delays in high-bit-width applications.
- Lack of Signed Multiplication Support: This multiplier only supports unsigned integers, which limits its applicability in scenarios where negative numbers are involved.

#### 10 Conclusion

The Unsigned Binary Multiplier serves as a fundamental component in digital arithmetic, providing a straightforward method for multiplying binary numbers. This documentation has outlined the architecture, implementation, and operational characteristics of the multiplier, emphasizing its simplicity and efficiency for small bit-width inputs.

Despite its advantages, such as ease of understanding and low area requirements, the Unsigned Binary Multiplier also presents challenges, particularly in scalability and power consumption for larger inputs. As digital systems increasingly demand higher performance and efficiency, understanding these trade-offs is crucial for designers.

In summary, the Unsigned Binary Multiplier is a valuable building block in digital design, suitable for applications where performance requirements are modest, and simplicity is paramount. Future work may focus on enhancing its scalability and integrating it into more complex arithmetic units to meet the demands of modern computing applications.

## 11 Frequently Asked Questions (FAQs)

#### 11.1 1. What is an Unsigned Binary Multiplier?

An Unsigned Binary Multiplier is a digital circuit that performs multiplication of two unsigned binary numbers. It outputs the product as a binary number, which can be larger than either of the multiplicands.

#### 11.2 2. How does the Unsigned Binary Multiplier work?

The Unsigned Binary Multiplier generates partial products for each bit of the second multiplicand and then sums these partial products to produce the final product. This is typically done using a combination of AND gates and adders.

### 11.3 3. What are the limitations of this multiplier?

The Unsigned Binary Multiplier is limited in terms of scalability; as the bit-width of the inputs increases, the complexity and time required for computation also increase. Additionally, it only supports unsigned integers.

## 11.4 4. Can this multiplier be used for signed multiplication?

No, this implementation is designed specifically for unsigned binary multiplication. For signed multiplication, a different approach or modification would be necessary.

# 11.5 5. What are the practical applications of Unsigned Binary Multipliers?

Unsigned Binary Multipliers are widely used in digital signal processing, arithmetic logic units (ALUs), and various applications requiring binary arithmetic, such as embedded systems and microcontrollers.

# 11.6 6. How can I optimize the Unsigned Binary Multiplier for larger bit-widths?

To optimize for larger bit-widths, consider using more advanced multiplication techniques such as Booth's algorithm or Wallace trees, which can provide better performance and efficiency compared to simple shift-and-add methods.